

Data sheet acquired from Harris Semiconductor SCHS071B – Revised July 2003

# **CMOS Presettable Up/Down Counters**

High-Voltage Types (20-Volt Rating)
CD4510B — — BCD Type
CD4516B — — Binary Type

CD4510B Presettable BCD Up/Down Counter and the CD4516 Presettable Binary Up/Down Counter consist of four synchronously clocked D-type flip-flops (with a gating structure to provide T-type flip-flop capability) connected as counters. These counters can be cleared by a high level on the RESET line, and can be preset to any binary number present on the jam inputs by a high level on the PRESET ENABLE line. The CD4510B will count out of non-BCD counter states in a maximum of two clock pulses in the up mode, and a maximum of four clock pulses in the down mode.

If the CARRY-IN input is held low, the counter advances up or down on each positive-going clock transition. Synchronous cascading is accomplished by connecting all clock inputs in parallel and connecting the CARRY-OUT of a less significant stage to the CARRY-IN of a more significant stage.

The CD4510B and CD4516B can be cascaded in the ripple mode by connecting the CARRY-OUT to the clock of the next stage. If the UP/DOWN input changes during a terminal count, the CARRY-OUT must be gated with the clock, and the UP/DOWN input must change while the clock is high. This method provides a clean clock signal to the subsequent counting stage. (See Fig. 15).

These devices are similar to types MC14510 and MC14516.

The CD4510B and CD4516B types are supplied in 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes). The CD4516B types also are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix).



CD4510B, CD4516B
TERMINAL ASSIGNMENT

## CD4510B, CD4516B Types

#### Features:

- Medium-speed operation -f<sub>CL</sub> = 8 MHz typ. at 10 V
- Synchronous internal carry propagation
- Reset and Preset capability
- 100% tested for quiescent current at 20 V
- 5-V, 10-V, and 15-V parametric ratings
- Standardized symmetrical output characteristics
- Maximum input current of 1 μA at 18 V over full package temperature range;
   100 nA at 18 V and 25°C
- Noise margin (full package-temperature range): 1 V at V<sub>DD</sub> = 5 V
  2 V at V<sub>DD</sub> = 10 V
  2.5 V at V<sub>DD</sub> = 15 V
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"



#### Applications:

- Up/Down difference counting
- Multistage synchronous counting
- Multistage ripple counting
- Synchronous frequency dividers

### OPERATING CONDITIONS AT TA = 25°C, Unless Otherwise Specified

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges.

| Characteristic                                                  | V <sub>DD</sub> | Min. | Max.   | Units |
|-----------------------------------------------------------------|-----------------|------|--------|-------|
| Supply Voltage Range (At TA = Full Package-Temperature Range)   |                 | 3    | 18     | V     |
|                                                                 | 5               | 150  |        |       |
| Clock Pulse Width, t <sub>W</sub>                               | 10              | 75   | -      | ns    |
|                                                                 | 15              | 60   | -      |       |
|                                                                 | 5               | _    | 2      |       |
| Clock Input Frequency, f <sub>CL</sub>                          | 10              | -    | 4      | MHz   |
|                                                                 | 15              | -    | 5.5    |       |
|                                                                 | 5               | 150  | _      |       |
| Preset Enable or Reset Removal Time                             | 10              | 80   | - 1    | กร    |
|                                                                 | 15              | 60   | _      |       |
|                                                                 | 5               | _    | 15     |       |
| Clock Rise and Fall Time, t <sub>r</sub> CL, t <sub>f</sub> CL* | 10<br>15        | _    | 5<br>5 | μs    |
|                                                                 | 5               | 130  |        |       |
| Carry-In Setup Time, t <sub>S</sub>                             | 10              | 60   | - 1    | ns    |
|                                                                 | 15              | 45   | _      |       |
|                                                                 | 5               | 360  | _      |       |
| Up-Down Setup Time, t <sub>S</sub>                              | 10              | 160  | _      | ns    |
|                                                                 |                 | 110  | _      |       |
|                                                                 | 5               | 220  | _      |       |
| Preset Enable or Reset Pulse Width, t <sub>W</sub>              |                 | 100  | _ }    | ns    |
|                                                                 | 15              | 75   | _      |       |

<sup>•</sup>Time required after the falling edge of the reset or preset enable inputs before the rising edge of the clock will trigger the counter (similar to setup time).

<sup>\*</sup>If more than one unit is cascaded in the parallel clocked application, t<sub>r</sub>CL should be made less than or equal to the sum of the fixed propagation delay at 15 pF and the transition time of the carry output driving stage for the estimated capacitive load.

| MAXIMUM RATINGS, Absolute-Maximum Values:                                                                                                               |                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| DC SUPPLY-VOLTAGE RANGE, (V <sub>DD</sub> )                                                                                                             |                                      |
| Voltages referenced to VSS Terminal)                                                                                                                    | 0.5V to +20V                         |
| INPUT VOLTAGE RANGE, ALL INPUTS                                                                                                                         | 0.5V to V <sub>DD</sub> +0.5V        |
| DC INPUT CURRENT, ANY ONE INPUT                                                                                                                         | ±10mA                                |
| POWER DISSIPATION PER PACKAGE (PD):                                                                                                                     |                                      |
| For T <sub>A</sub> = -55°C to +100°C                                                                                                                    | 500mW                                |
|                                                                                                                                                         |                                      |
| For TA = +100°C to +125°C                                                                                                                               | Derate Linearity at 12mW/°C to 200mW |
| For T <sub>A</sub> = +100°C to +125°C  DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                                                         | Derate Linearity at 12mW/°C to 200mW |
| ••                                                                                                                                                      |                                      |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR                                                                                                                | 3 Types)                             |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR T <sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package OPERATING-TEMPERATURE RANGE (T <sub>A</sub> ) | Types)                               |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package)                                                          | Types)                               |



Fig.3 — Logic Diagram for CD45108.



Fig.5 - Minimum output high (source) current characteristics.



Fig.6 — Typical transition time vs. load capacitance.



Fig.1 - Typical output low (sink) current characteristics.



Fig. 2 – Minimum output low (sink) current characteristics.



Fig.4 - Typical output high (source) current characteristics.



Fig. 7 — Typical propagation delay time vs. load capacitance for clock-to-Q outputs.

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                   | COND     | MOITIC | is  | LIMITS AT INDICATED TEMPERATURES (°C) |            |       |       |                   |       |      | . 1  |
|------------------------------|----------|--------|-----|---------------------------------------|------------|-------|-------|-------------------|-------|------|------|
|                              | ٧o       | VIN    | VDD |                                       |            |       |       |                   | +25   |      | UNIT |
|                              | (v)      | (V)    | (V) | -55                                   | <b>-40</b> | +85   | +125  | Min.              | Тур.  | Max. | l    |
| Quiescent Device<br>Current, | -        | 0,5    | 5   | 5                                     | 5          | 150   | 150   | _                 | 0.04  | 5    |      |
|                              | _        | 0,10   | 10  | 10                                    | 10         | 300   | 300   | -                 | .0.04 | 10   |      |
| IDD Max.                     | _        | 0,15   | 15  | 20                                    | 20         | 600   | 600   | -                 | 0.04  | 20   | μΑ   |
|                              | -        | 0,20   | 20  | -100                                  | 100        | 3000  | 3000  | -                 | 0.08  | 100  | ŀ    |
| Output Low                   | 0.4      | 0,5    | 5   | 0.64                                  | 0.61       | 0.42  | 0.36  | 0.51              | 1     | -    |      |
| (Sink) Current               | 0.5      | 0,10   | 10  | 1.6                                   | 1.5        | 1.1   | 0.9   | 1.3               | 2.6   | -    |      |
| IOL Min.                     | 1.5      | 0,15   | 15  | 4.2                                   | 4          | 2.8   | 2.4   | 3.4               | 6.8   |      |      |
| Output High                  | 4.6      | 0,5    | 5   | -0.64                                 | -0.61      | -0.42 | -0.36 | -0.51             | -1    | -    | mA   |
| (Source)                     | 2.5      | 0,5    | 5   | -2                                    | -1.8       | -1.3  | -1.15 | -1.6              | -3.2  | -    |      |
| Current,<br>IOH Min.         | 9.5      | 0,10   | 10  | -1.6                                  | ~1.5       | -1.1  | -0.9  | -1.3              | -2.6  | -    |      |
|                              | 13.5     | 0,15   | 15  | 4,2                                   | -4         | -2.8  | -2.4  | -3.4              | -6.8  | -    |      |
| Output Voltage:              | -        | 0,5    | 5   | 0.05                                  |            |       |       | -                 | . 0   | 0.05 |      |
| Low-Level, VOL Max.          | _        | 0,10   | 10  |                                       | 0          | .05   |       |                   | 0     | 0.05 |      |
| AOF Max.                     |          | 0,15   | 15  |                                       | 0          | .05   |       | -                 | 0     | 0.05 |      |
| Output Voltage:              |          | 0,5    | 5   | 4.95                                  |            |       |       | 4.95              | . 5   | -    | ľ    |
| High-Level,                  |          | 0,10   | 10  | 9.95                                  |            |       |       | 9.95              | 10    | -    |      |
| VOH Min.                     | _        | 0,15   | 15  | 14.95                                 |            |       |       | 14.95             | 15    | -    |      |
| Input Low                    | 0.5, 4.5 | _      | 5   |                                       | 1          | .5    |       | _                 | _     | 1.5  |      |
| Voltage,                     | 1, 9     | _      | 10  |                                       |            | 3     |       | _                 |       | 3    |      |
| VIL Max.                     | 1.5,13.5 | -      | 15  | 4                                     |            |       |       | -                 |       | 4    | v    |
| Input High                   | 0.5, 4.5 |        | 5   | 3.5 3.5 -                             |            |       |       |                   | -     | _    | V    |
| Voltage,                     | 1, 9     |        | 10  | 7                                     |            |       |       | 7                 | _     | _    |      |
| VIH Min.                     | 1.5,13.5 | -      | 15  | 11                                    |            |       |       | 11                | _     | _    |      |
| Input Current<br>IIN Max.    | -        | 0,18   | 18  | ±0.1 ±0.1 ±1 ±1                       |            |       | _     | ±10 <sup>-5</sup> | ±0.1  | μА   |      |



SUPPLY VOLTS -- VDD 92CS-27006

Fig. 8 -- Typical maximum clock input frequency vs. supply voltage.





Fig. 10 - Logic Diagram for CD4516B.



Fig. 11 — Quiescent-device-current test circuit.



Fig. 12 - Input-current test circuit.

92CL - 27004R2

# DYNAMIC ELECTRICAL CHARACTERISTICS at T $_{A}$ = 25°C, C $_{L}$ = 50 pF, Input t $_{r}$ , t $_{f}$ = 20 ns, R $_{L}$ = 200 k $\Omega$

| Characteristic                                                 | Conditions VDD (V) | Al<br>Min.     | Limits<br>II Package<br>Typ. | s<br>Max.         | Units                                            |
|----------------------------------------------------------------|--------------------|----------------|------------------------------|-------------------|--------------------------------------------------|
| Propagation Delay Time (tpHL, tpLH):                           |                    | 1,4,11,1       | 194.                         | IVIAX.            | <del>                                     </del> |
| Clock-to-Q Output (See Fig. 10)                                | 5<br>10<br>15      | _<br>_<br>     | 200<br>100<br>75             | 400<br>200<br>150 | ns                                               |
| Preset or Reset-to-Q Output                                    | 5<br>10<br>15      |                | 210<br>105<br>80             | 420<br>210<br>160 | ns                                               |
| Clock-to-Carry Out                                             | 5<br>10<br>15      | -<br>-<br>-    | 240<br>120<br>90             | 480<br>240<br>180 | ns                                               |
| Carry-In-to-Carry Out                                          | 5<br>10<br>15      | <br>-<br>-     | 125<br>60<br>50              | 250<br>120<br>100 | ns                                               |
| Preset or Reset-to-Carry Out                                   | 5<br>10<br>15      | -<br>-<br>-    | 320<br>160<br>125            | 640<br>320<br>250 | ns                                               |
| Transition Time (tTHL, tTLH) (See Fig. 9)                      | 5<br>10<br>15      | _<br>_<br>_    | 100<br>50<br>40              | 200<br>100<br>80  | ns                                               |
| Max. Clock Input Frequency (f <sub>CL</sub> )                  | 5<br>10<br>15      | 2<br>4<br>5.5  | 4<br>8<br>11                 | -<br>-<br>-       | MHz                                              |
| Input Capacitance (C <sub>IN</sub> )                           |                    | -              | 5                            | 7.5               | pF                                               |
| Set-up Time, t <sub>S</sub><br>Preset Enable to J <sub>n</sub> | 5<br>10<br>15      | 25<br>10<br>10 | 12<br>6<br>5                 | <u>-</u>          |                                                  |
| Hold times, t <sub>H</sub> Clock to Carry-In                   | 5<br>10<br>15      | 60<br>30<br>30 | 30<br>4<br>1                 | <del>-</del>      | ns                                               |
| Clock to Up/Down                                               | 5<br>10<br>15      | 30<br>30<br>30 | 10<br>4<br>5                 |                   |                                                  |
| Preset Enable to J <sub>n</sub>                                | 5<br>10<br>15      | 70<br>40<br>40 | 35<br>20<br>20               |                   |                                                  |



Fig. 13 - Input-voltage test circuit.





Fig. 14 — Power-dissipation test circuit and input waveform,





Fig. 16 — Timing diagram for CD4516B.



This acquisition system can be operated in the random access mode by jamming in the channel number at the present inputs, or in the sequential mode by clocking the CD4516B.

Fig. 17 — Typical 16-channel, 10-bit data acquisition system.

| CL             | lö | U/D | PΕ | R | ACTION     |  |  |
|----------------|----|-----|----|---|------------|--|--|
| 'X             | 1  | Х   | 0  | ٥ | NO COUNT   |  |  |
| 5              | 0  | . 1 | ٥  | ٥ | COUNT UP   |  |  |
| 7              | 0  | 0   | Ó  | 0 | COUNT DOWN |  |  |
| X              | X  | X   | 1  |   | PRESET     |  |  |
| X              | X  | X   | X  | 1 | RESET      |  |  |
| Y - DON'T CARE |    |     |    |   |            |  |  |

TRUTH TABLE



Dimensions and Pad Layout for CD45108H.



Dimensions and Pad Layout for CD4516BH.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .



\* CARRY OUT lines at the 2nd, 3rd, etc., stages may have a negative-going glitch pulse resulting from differential delays of different CD4510/16 IC's. These negative-going glitches do not affect proper CD4510/16 operation. However, if the CARRY OUT signals are used to trigger other edge-sensitive logic devices, such as FF's or counters, the CARRY OUT signals should be gated with the clock signal using a 2-input OR gate such as CD4071B.



RIPPLE CLOCKING MODE:
THE UP/DOWN CONTROL CAR BE CHANGED AT ANY COUNT. THE ONLY RESTRICTION ON CHANGING
THE UP/DOWN CONTROL IS THAT THE CLOCK INPUT TO THE FIRST COUNTING STAGE MUST BE "HIGH".

For exacading counters operating in a fixed up-count or down-count mode, the OR gallet are military in the CL input at the large with CI grounded.

92CL-17194R5

Fig. 18 — Cascading counter packages.





i.com 28-Feb-2005

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup>               |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|--------------------------------------------|
| CD4510BE         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| CD4510BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD4510BPW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD4510BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD4516BE         | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-NC-NC-NC                             |
| CD4516BF         | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| CD4516BF3A       | ACTIVE                | CDIP            | J                  | 16   | 1              | None                    | Call TI          | Level-NC-NC-NC                             |
| CD4516BNSR       | ACTIVE                | SO              | NS                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-2-260C-1 YEAR/<br>Level-1-235C-UNLIM |
| CD4516BPW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                         |
| CD4516BPWR       | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Pb-Free<br>(RoHS)       | CU NIPDAU        | Level-1-250C-UNLIM                         |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - May not be currently available - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

None: Not yet available Lead (Pb-Free).

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Green (RoHS & no Sb/Br): TI defines "Green" to mean "Pb-Free" and in addition, uses package materials that do not contain halogens, including bromine (Br) or antimony (Sb) above 0.1% of total product weight.

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDECindustry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

## 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### PW (R-PDSO-G\*\*)

#### 14 PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products         |                        | Applications       |                           |
|------------------|------------------------|--------------------|---------------------------|
| Amplifiers       | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters  | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP              | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface        | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic            | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt       | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers | microcontroller.ti.com | Security           | www.ti.com/security       |
|                  |                        | Telephony          | www.ti.com/telephony      |
|                  |                        | Video & Imaging    | www.ti.com/video          |
|                  |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated